NXP Semiconductors /MIMXRT1021 /IOMUXC /SW_MUX_CTL_PAD_GPIO_SD_B0_01

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SW_MUX_CTL_PAD_GPIO_SD_B0_01

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (ALT0)MUX_MODE 0 (DISABLED)SION

MUX_MODE=ALT0, SION=DISABLED

Description

SW_MUX_CTL_PAD_GPIO_SD_B0_01 SW MUX Control Register

Fields

MUX_MODE

MUX Mode Select Field.

0 (ALT0): Select mux mode: ALT0 mux port: USDHC1_DATA3 of instance: usdhc1

1 (ALT1): Select mux mode: ALT1 mux port: QTIMER1_TIMER1 of instance: qtimer1

2 (ALT2): Select mux mode: ALT2 mux port: REF_24M_OUT of instance: anatop

3 (ALT3): Select mux mode: ALT3 mux port: SAI2_RX_SYNC of instance: sai2

4 (ALT4): Select mux mode: ALT4 mux port: LPI2C3_SDA of instance: lpi2c3

5 (ALT5): Select mux mode: ALT5 mux port: GPIO3_IO14 of instance: gpio3

6 (ALT6): Select mux mode: ALT6 mux port: FLEXSPI_B_SS1_B of instance: flexspi_bus2bit

7 (ALT7): Select mux mode: ALT7 mux port: XBAR1_INOUT15 of instance: xbar1

SION

Software Input On Field.

0 (DISABLED): Input Path is determined by functionality

1 (ENABLED): Force input path of pad GPIO_SD_B0_01

Links

() ()